0
Your cart

Your cart is empty

Browse All Departments
  • All Departments
Price
  • R2,500 - R5,000 (2)
  • -
Status
Brand

Showing 1 - 2 of 2 matches in All Departments

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018): Pascal... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Paperback, Softcover reprint of the original 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,639 Discovery Miles 36 390 Ships in 10 - 15 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018): Pascal Meinerzhagen, Adam Teman, Robert... Gain-Cell Embedded DRAMs for Low-Power VLSI Systems-on-Chip (Hardcover, 1st ed. 2018)
Pascal Meinerzhagen, Adam Teman, Robert Giterman, Noa Edri, Andreas Burg, …
R3,627 Discovery Miles 36 270 Ships in 10 - 15 working days

This book pioneers the field of gain-cell embedded DRAM (GC-eDRAM) design for low-power VLSI systems-on-chip (SoCs). Novel GC-eDRAMs are specifically designed and optimized for a range of low-power VLSI SoCs, ranging from ultra-low power to power-aware high-performance applications. After a detailed review of prior-art GC-eDRAMs, an analytical retention time distribution model is introduced and validated by silicon measurements, which is key for low-power GC-eDRAM design. The book then investigates supply voltage scaling and near-threshold voltage (NTV) operation of a conventional gain cell (GC), before presenting novel GC circuit and assist techniques for NTV operation, including a 3-transistor full transmission-gate write port, reverse body biasing (RBB), and a replica technique for optimum refresh timing. Next, conventional GC bitcells are evaluated under aggressive technology and voltage scaling (down to the subthreshold domain), before novel bitcells for aggressively scaled CMOS nodes and soft-error tolerance as presented, including a 4-transistor GC with partial internal feedback and a 4-transistor GC with built-in redundancy.

Free Delivery
Pinterest Twitter Facebook Google+
You may like...
Cacharel Noa Eau De Toilette Spray…
R2,328 R1,154 Discovery Miles 11 540
Aqualine Back Float (Yellow and Blue)
R277 Discovery Miles 2 770
JCB Hiker HRO Composite Toe Safety Boot…
R1,689 Discovery Miles 16 890
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Multi Colour Jungle Stripe Neckerchief
R119 Discovery Miles 1 190
Gotcha Anadigi 50M-WR Watch (Gents)
R399 R338 Discovery Miles 3 380
Multi-Functional Bamboo Standing Laptop…
 (1)
R995 R500 Discovery Miles 5 000
Loot
Nadine Gordimer Paperback  (2)
R398 R330 Discovery Miles 3 300
Joseph Joseph Index Mini (Graphite)
R642 Discovery Miles 6 420
Bibby's - More Good Food
Dianne Bibby Hardcover R480 R340 Discovery Miles 3 400

 

Partners